

# Garrison Peacock

contact@garrisonpeacock.com | (503) 899-3284 | Santa Clara, CA

## Work Experience **Altera (Intel)**, *Digital Signal Processing Engineer* San José, California

Dec 2022 | Present

- Military and aerospace system solution engineering.
- Led the end-to-end design lifecycle, from initial concept through to final release, successfully delivering multiple FPGA designs for military and aerospace applications, resulting in enhanced customer satisfaction and increased adoption of our solutions.
- Utilized Verilog, MATLAB, DSP Builder, and Python to develop and optimize FPGA designs.
- Implemented and optimized signal processing algorithms using cutting-edge ADC/DACs, enhancing the performance and accuracy of FPGA-based radar and electronic warfare systems.

## **Intel**, *Application Engineer* San José, California

June 2021 | Dec 2022

- Completed three six-month rotations with various engineering teams throughout Intel PSG working with current and future products.
- Created a hybrid floating point FFT DSP benchmark to measure FPGA DSP performance.
- Worked on a technical path finding project to enable FPGAs in cloud native environments.
- Experience writing FPGA SoC firmware including crypto routines and configuration state machines.
- Experience interviewing candidates with various experience levels in hiring panels.

## **Intel**, *Technical Intern, Embedded Applications Engineering* June 2020 | May 2021 San José, California

- Automated building and testing of Linux and the GSRD for various Intel SoC FPGAs, a process which used to take days to complete manually can now be completed within a couple hours.
- Mapped and documented the customer journey for Intel FPGA products, enhancing user experience and support.
- Debugging boot issues of embedded Linux and UBoot on SoC FPGAs.

## **DemandLink**, *Software Intern* Salem, OR

Aug 2018 | Jan 2019

- Extensive work with Vertica and Microsoft SQL Server.
- Experience analyzing large legacy codebase to determine external dependencies.
- Experience analyzing hardware requirements for a large scale, distributed, compute heavy application.

## Education

|                                                                                              |                  |                                     |
|----------------------------------------------------------------------------------------------|------------------|-------------------------------------|
| <b>Georgia Institute of Technology</b> , <i>MS in Electrical and Computer Engineering</i>    | Atlanta, GA      | Jan 2025   Expected graduation 2027 |
| <b>Oregon Institute of Technology</b> , <i>BS in Embedded Systems Engineering Technology</i> | President's List | Klamath Falls, OR                   |

Oct 2017 | June 2021